Memory Products
TSMC 16FF+ (GL & LL) - Memory Compilers & Specialty Memory
Dolphin provides a wide range of Memory Compilers and Specialty Memory (ROM, Multi-Port RF, CAM, etc.) optimized to meet even the most demanding requirements for high performance, high density and low power. The compilers enable SoC designers to generate macros with varying aspect ratios, redundancy schemes, VT variations and more.
Download Product Overview- Type
- Depth
- Width
- Single Instance
- Single Port SRAM
- Up to 16K words deep
- Up to 320 bit
- Up to 640 Kbit
- Multi-banks SP SRAM
- Up to 16K x8 words deep
- Up to 320 bit
- Up to 640 x8 Kbit
- Dual Port SRAM
- Up to 16K words deep
- Up to 160 bit
- Up to 320 Kbit
- Pseudo 2 Port SRAM
- Up to 16K words deep
- Up to 320 bit
- Up to 640 Kbit
- 1 Port RF
- Up to 2K words deep
- Up to 640 bit
- Up to 320 Kbit
- 2 Port RFUp to 2K words deepUp to 640 bitUp to 320 Kbit
- ROMUp to 32K words deepUp to 320 bitUp to 640 Kbit
SRAM/RF Features
- Description
- Design Status
- Silicon Status
- Power option such as sleep mode, power gating with/wo data retention, single and dual rails
- Synchronous reads/writes
- Static design with zero standby current (except transistor leakage)
- Ability to compile to multiple aspect ratios
- RAMpiler+® with row and column redundancy of up to 2 quad rows & 2 columns I/O
- No restriction and Fully routable over the array with higher metal layers
- Small set-up and zero hold times
- Multiple pin placement and layer options
- Register output options with scan chain
- Pos. or Neg. Clock Edge
- Multiple output drive strengths
- Power Mesh on different Metal layers
- Bit Write Mask, Byte Write or Word (global write) options
- Write through, transparent write
- BIST Mux option on inputs
- Row redundancy (RAMpiler+®)
- Column I/O redundancy (RAMpiler+®)
- ECC enabled and capable (SEC, SECDED, OP, EP)
- Inputs isolation option
- Front End views are available under NDA
- REQUEST NDA
Specialty Memory
- Description
- Design Status
- Silicon Status
Read Only Memory Compilers
- Via Programmable ROM compiler
- Front End views are available under NDA
- REQUEST NDA
Content Addressable Memory Compilers
- Binary BCAM, Ternary TCAM, and CAM compilers using CAMpiler® technology
- Front End views are available under NDA
- REQUEST NDA
Specialty Memory
- Custom Register Files with different configurations such as: 1W/4R, 3W/3R, 1W/8R, 2W/4R, 3W/5R, etc.
- Front End views are available under NDA
- REQUEST NDA
- Category
- Description
- High PerformanceUses high-current bit cells, for customers who require high performance
- High DensityUses high density bit cells, for customers requiring the lowest area profile
- Ultra Low LeakageSignificantly reduces leakage power while retaining all contents of memory
- Dual RailFor reduced active & leakage power; periphery and array are run at separate voltages
- Power GatingSignificantly reduces leakage power without retaining memory contents